Floating-point Mathematics IP Cores

Zipcores Floating-point Mathematics IP Cores are provided as native VHDL source code and are compatible with a wide range of FPGA, SoC, and ASIC technologies. ZipCores Floating-point IPs are compatible with standard IEEE 754 arithmetic. The Floating-point portfolio includes cores for all common floating-point operations, including multiply, divide, add/subtract, square-root, and conversion between floating-point formats. All the IPs are fully pipelined with very low latency. Floating-point Mathematics IP Cores are ideal for high-speed, high-throughput mathematical operations.

결과: 6
선택 이미지 부품 번호 제조업체 설명 데이터시트 구매 가능 정보 가격 (KRW) 수량에 따라 단가별로 테이블의 결과를 필터링합니다. 수량 RoHS 제품
Zipcores 개발 소프트웨어 Floating-point Multiplier 디지털 배송
최소: 1
배수: 1
IP Core - Floating-point Multiplier
Zipcores 개발 소프트웨어 Floating-point Adder 디지털 배송
최소: 1
배수: 1
IP Core - Floating-point Adder
Zipcores 개발 소프트웨어 Floating-point to fixed-point converter 디지털 배송
최소: 1
배수: 1
IP Core - Floating-point to Fixed-point
Zipcores 개발 소프트웨어 Fixed-point to floating-point converter 디지털 배송
최소: 1
배수: 1
IP Core - Fixed-point to Floating-point
Zipcores 개발 소프트웨어 Floating-point Divider 디지털 배송
최소: 1
배수: 1
IP Core - Floating-point Divider
Zipcores 개발 소프트웨어 Floating-point Square-root 디지털 배송
최소: 1
배수: 1
IP Core - Floating-point Square-root